zephyr/drivers/gpio/gpio_davinci.c
Ayush Singh 18c569829a drivers: gpio: davinci: Match GPIO address with Linux
Currently, the Zephyr dt requires address to the direction register
instead of the base GPIO address. usually means base address + 0x10 when
compared with Linux.

To make things more consistent between linux and zephyr, handle the
direction offset in the driver itself. This also lays the foundation for
supporting more than 32 GPIOs per port in the future by introducing
offsets for all the banks.

Signed-off-by: Ayush Singh <ayush@beagleboard.org>
2025-05-28 08:14:18 +02:00

211 lines
5.5 KiB
C

/*
* Copyright (C) 2023 BeagleBoard.org Foundation
* Copyright (C) 2023 S Prashanth
* Copyright (C) 2025 Siemens Mobility GmbH
*
* SPDX-License-Identifier: Apache-2.0
*/
#define DT_DRV_COMPAT ti_davinci_gpio
#include <errno.h>
#include <zephyr/arch/common/sys_bitops.h>
#include <zephyr/device.h>
#include <zephyr/devicetree.h>
#include <zephyr/drivers/gpio.h>
#include <zephyr/drivers/gpio/gpio_utils.h>
#include <zephyr/init.h>
#include <zephyr/kernel.h>
#include <zephyr/sys/sys_io.h>
#include <zephyr/logging/log.h>
#include <zephyr/drivers/pinctrl.h>
LOG_MODULE_REGISTER(gpio_davinci, CONFIG_GPIO_LOG_LEVEL);
/* Helper Macros for GPIO */
#define DEV_CFG(dev) \
((const struct gpio_davinci_config *)((dev)->config))
#define DEV_DATA(dev) ((struct gpio_davinci_data *)(dev)->data)
#define GPIO_DAVINCI_DIR_RESET_VAL (0xFFFFFFFF)
struct gpio_davinci_regs {
uint32_t dir;
uint32_t out_data;
uint32_t set_data;
uint32_t clr_data;
uint32_t in_data;
uint32_t set_ris_trig;
uint32_t clr_ris_trig;
uint32_t set_fal_trig;
uint32_t clr_fal_trig;
uint32_t intstat;
};
struct gpio_davinci_data {
struct gpio_driver_data common;
DEVICE_MMIO_NAMED_RAM(port_base);
sys_slist_t cb;
};
struct gpio_davinci_config {
struct gpio_driver_config common;
void (*bank_config)(const struct device *dev);
DEVICE_MMIO_NAMED_ROM(port_base);
uint32_t port_num;
const struct pinctrl_dev_config *pcfg;
};
const unsigned int offset_array[5] = {0x10, 0x38, 0x60, 0x88, 0xb0};
#define MAX_REGS_BANK ARRAY_SIZE(offset_array)
#define BANK0 0
static struct gpio_davinci_regs *gpio_davinci_get_regs(const struct device *dev, uint8_t bank)
{
__ASSERT(bank < MAX_REGS_BANK, "Invalid bank");
return (struct gpio_davinci_regs *)((uint8_t *)DEVICE_MMIO_NAMED_GET(dev, port_base) +
offset_array[bank]);
}
static int gpio_davinci_configure(const struct device *dev, gpio_pin_t pin,
gpio_flags_t flags)
{
volatile struct gpio_davinci_regs *regs = gpio_davinci_get_regs(dev, BANK0);
if ((flags & GPIO_SINGLE_ENDED) != 0) {
return -ENOTSUP;
}
if ((flags & (GPIO_PULL_UP | GPIO_PULL_DOWN)) != 0) {
return -ENOTSUP;
}
if ((flags & GPIO_OUTPUT) != 0) {
if ((flags & GPIO_OUTPUT_INIT_HIGH) != 0) {
regs->set_data = BIT(pin);
} else {
regs->clr_data = BIT(pin);
}
regs->dir &= ~(BIT(pin));
} else {
regs->dir |= BIT(pin);
}
return 0;
}
static int gpio_davinci_port_get_raw(const struct device *dev,
gpio_port_value_t *value)
{
volatile struct gpio_davinci_regs *regs = gpio_davinci_get_regs(dev, BANK0);
*value = regs->in_data;
return 0;
}
static int gpio_davinci_port_set_masked_raw(const struct device *dev,
gpio_port_pins_t mask, gpio_port_value_t value)
{
volatile struct gpio_davinci_regs *regs = gpio_davinci_get_regs(dev, BANK0);
regs->out_data = (regs->out_data & (~mask)) | (mask & value);
return 0;
}
static int gpio_davinci_port_set_bits_raw(const struct device *dev,
gpio_port_pins_t mask)
{
volatile struct gpio_davinci_regs *regs = gpio_davinci_get_regs(dev, BANK0);
regs->set_data = mask;
return 0;
}
static int gpio_davinci_port_clear_bits_raw(const struct device *dev,
gpio_port_pins_t mask)
{
volatile struct gpio_davinci_regs *regs = gpio_davinci_get_regs(dev, BANK0);
regs->clr_data = mask;
return 0;
}
static int gpio_davinci_port_toggle_bits(const struct device *dev,
gpio_port_pins_t mask)
{
volatile struct gpio_davinci_regs *regs = gpio_davinci_get_regs(dev, BANK0);
regs->out_data ^= mask;
return 0;
}
static DEVICE_API(gpio, gpio_davinci_driver_api) = {
.pin_configure = gpio_davinci_configure,
.port_get_raw = gpio_davinci_port_get_raw,
.port_set_masked_raw = gpio_davinci_port_set_masked_raw,
.port_set_bits_raw = gpio_davinci_port_set_bits_raw,
.port_clear_bits_raw = gpio_davinci_port_clear_bits_raw,
.port_toggle_bits = gpio_davinci_port_toggle_bits
};
static int gpio_davinci_init(const struct device *dev)
{
const struct gpio_davinci_config *config = DEV_CFG(dev);
int ret;
DEVICE_MMIO_NAMED_MAP(dev, port_base, K_MEM_CACHE_NONE);
config->bank_config(dev);
ret = pinctrl_apply_state(config->pcfg, PINCTRL_STATE_DEFAULT);
if (ret < 0 && ret != -ENOENT) {
LOG_ERR("failed to apply pinctrl");
return ret;
}
return 0;
}
#define GPIO_DAVINCI_INIT_FUNC(n) \
static void gpio_davinci_bank_##n##_config(const struct device *dev) \
{ \
volatile struct gpio_davinci_regs *regs = gpio_davinci_get_regs(dev, BANK0); \
regs->dir = GPIO_DAVINCI_DIR_RESET_VAL; \
}
#define GPIO_DAVINCI_INIT(n) \
PINCTRL_DT_INST_DEFINE(n); \
GPIO_DAVINCI_INIT_FUNC(n); \
static const struct gpio_davinci_config gpio_davinci_##n##_config = { \
.bank_config = gpio_davinci_bank_##n##_config, \
.common = { \
.port_pin_mask = GPIO_PORT_PIN_MASK_FROM_DT_INST(n), \
}, \
DEVICE_MMIO_NAMED_ROM_INIT(port_base, DT_DRV_INST(n)), \
.port_num = n, \
.pcfg = PINCTRL_DT_INST_DEV_CONFIG_GET(n), \
}; \
\
static struct gpio_davinci_data gpio_davinci_##n##_data; \
\
DEVICE_DT_INST_DEFINE(n, \
gpio_davinci_init, \
NULL, \
&gpio_davinci_##n##_data, \
&gpio_davinci_##n##_config, \
PRE_KERNEL_2, \
CONFIG_GPIO_INIT_PRIORITY, \
&gpio_davinci_driver_api);
DT_INST_FOREACH_STATUS_OKAY(GPIO_DAVINCI_INIT)